# Background ADC Calibration in Digital Domain Cheongyuen Tsang<sup>1</sup>, Yun Chiu<sup>2</sup>, Johan Vanderhaegen<sup>3</sup>, Sebastian Hoyos<sup>4</sup>, Charles Chen<sup>1</sup>, Robert Brodersen<sup>1</sup>, Borivoje Nikolić<sup>1</sup> <sup>1</sup>University of California, Berkeley, CA 94704 <sup>2</sup>University of Illinois at Urbana-Champaign,Urbana, IL 61801 <sup>3</sup>The Bosch Research and Technology Center, Palo Alto, CA 94304 <sup>4</sup>Texas A&M University College Station, TX 77843 Abstract—A 100MS/s pipelined ADC is digitally calibrated by a slow $\Sigma\Delta$ ADC using a least-mean-square (LMS) algorithm. Both linear and nonlinear memoryless residue gain errors of the pipeline stages are adaptively corrected. With a 411kHz sinusoidal input, the peak SNDR improves from 28dB to 59dB and the SFDR improves from 29dB to 68dB. The complete 0.13 $\mu$ m ADC SoC occupies a die size of 3.7mm $\times$ 4.7mm, and consumes a total power of 448mW. #### I. Introduction Recent digital CMOS technology advancement has spurred a flurry of research activities in seeking digital adaptive techniques to address the inherent problem of analog impairments in a genre of mixed-mode and RF integrated circuits. In the context of pipelined ADCs, such approaches often result in relaxed matching and gain requirements of the switched-capacitor residue gain stages [1]–[4]; and in return, power efficiency and/or conversion speed can be improved. The latest effort in this regime seems to have been focusing on various nonlinear calibration schemes, as revealed by the recently reported works in the literature [5]–[7]. The general approaches of the reported calibration techniques thus far can be categorized into mainly three types: the statistics-based approach [5], the correlation-based approach [1]–[3], and the equalization-based ones [8], [9]. The former two share a common drawback of long calibration times, and thus are not suitable for time-variant operations [10]. In this work, we present a fast adaptive digital nonlinear calibration technique that is an extension of the work reported in [9]. We show that, with the aid of a slow $\Sigma\Delta$ ADC, the nonlinear residue transfer function of a pipeline stage can be fully reversed in a backend digital filter, enabling the use of simple cascode inverters as the residue amplifiers in the ADC. The resulting simplicity of the analog circuits potentially leads to a much relaxed design tradeoff between the circuit speed and accuracy, one of the most difficult aspects of analog design. #### II. CODE DOMAIN FILTERING APPROACH A detailed mathematical formulation of the proposed calibration technique is described in this section. First, we express the nonlinear transfer function of a 1.5-b/stage residue amplifier in the (digital) code domain as an FIR filter. It follows that the digital equivalence of the input analog voltage can be represented as a function of the output code from each pipeline stage and some circuit parameters related to matching, op-amp Fig. 1. Residue amplifier of a 1.5-b/stage pipelined ADC and its ideal (dashed line) and nonideal (solid line) voltage transfer function. gain, and offset. We will then demonstrate that a properly designed nonlinear digital filter is sufficient to correct the analog errors using a known reference signal (obtained from the $\Sigma\Delta$ ADC). ## A. Code Domain Formulation of 1.5-b Pipeline Stage Fig. 1 shows the residue amplifier of a typical switched-capacitor 1.5-b pipeline ADC stage and its voltage transfer curve. The residue voltage can be expressed as [9] $$V_o = \frac{V_i(C_1 + C_2) - (d-1)V_rC_2 + V_{os}(C_1 + C_2 + C_x)}{C_1(1 + \frac{C_1 + C_2 + C_x}{A(V_o)C_1})},$$ (1) where, $V_r$ is the reference voltage, $C_x$ is the summing-node parasitic capacitance, $V_{os}$ is the lumped offset voltage, $A(V_o)$ is the signal-dependent op-amp gain, and d is the digital decision of the current stage that assumes a value of 0, 1, or 2. The term $\frac{A(V_o)C_1}{C_1+C_2+C_x}$ is the loop gain of the residue amplifier. After dividing both sides of (1) by $V_r$ , a digital representation is obtained $$D_{i}(\frac{C_{1}+C_{2}}{C_{1}}) = D_{o}(1 + \frac{C_{1}+C_{2}+C_{x}}{C_{1}} \frac{1}{A(D_{o})}) + (d-1)(\frac{C_{2}}{C_{1}}) - D_{os}(\frac{C_{1}+C_{2}+C_{x}}{C_{1}}),$$ (2) where, $D_i = \frac{V_i}{V_r}$ , $D_o = \frac{V_o}{V_r}$ , and $D_{os} = \frac{V_{os}}{V_r}$ . Equivalently, (2) can be approximated by a power series expansion [11]: $$D_{i} = D_{o}\alpha_{1} + D_{o}^{2}\alpha_{2} + D_{o}^{3}\alpha_{3} + D_{o}^{4}\alpha_{4} + \dots + (d-1)\beta - D_{os}\gamma,$$ (3) where, $\alpha_k = f_k(C_1, C_2, C_x, A(D_o))$ , $\beta = (\frac{C_2}{C_1 + C_2})$ , $\gamma = (\frac{C_1 + C_2 + C_x}{C_1 + C_2})$ . Note that the truncated version of (3) resembles Fig. 2. Nonlinear adaptive digital calibration of pipelined ADC. an FIR filter with coefficients $\alpha_k$ , $\beta$ , and $\gamma$ . For an ideal pipeline stage, the values of $\alpha_1$ and $\beta$ are 0.5, the values of $\alpha_2 - \alpha_k$ are 0, and the value of $\gamma$ is 1. In practice, these coefficients are generally unknown due to PVT (process, voltage, and temperature) variations. ## B. Code Domain Multistage Formulation After deriving the input-output $(D_i-D_o)$ relationship of a single-stage residue amplifier, we now extend this treatment to a complete multistage pipelined ADC. Using (3) and again assuming a 1.5-b/stage architecture, we arrive at the following expressions for $D_i$ 's from all stages [9]: $$D_{i,1} = D_{o,1}\alpha_{1,1} + D_{o,1}^{2}\alpha_{1,2} + D_{o,1}^{3}\alpha_{1,3} + \dots + (d_{1} - 1)\beta_{1} - D_{os,1}\gamma_{1}$$ $$D_{i,2} = D_{o,2}\alpha_{2,1} + D_{o,2}^{2}\alpha_{2,2} + D_{o,2}^{3}\alpha_{2,3} + \dots + (d_{2} - 1)\beta_{2} - D_{os,2}\gamma_{2}$$ $$D_{i,3} = D_{o,3}\alpha_{3,1} + D_{o,3}^{2}\alpha_{3,2} + D_{o,3}^{3}\alpha_{3,3} + \dots + (d_{3} - 1)\beta_{3} - D_{os,3}\gamma_{3}$$ $$\vdots$$ $$D_{i,N} = D_{o,N}\alpha_{N,1} + D_{o,N}^{3}\alpha_{N,2} + D_{o,N}^{3}\alpha_{N,3} (d_{N} - 1)\beta_{N} - D_{os,N}\gamma_{N}.$$ $$(4)$$ Since $D_{o,N} = D_{i,N+1}$ , a digital representation of the input signal $(D_{in})$ can be obtained from the above equations (recursively): $$D_{in} = D_{i,1} = D_{i,2}\alpha_{1,1} + D_{i,2}^2\alpha_{1,2} + D_{i,2}^3\alpha_{1,3} + \dots + (d_1 - 1)\beta_1 - D_{os,1}\gamma_1.$$ (5) Eq. (5) formulates a nonlinear FIR filter in the code domain. In order to obtain $D_{in}$ , we need to find the coefficients $\beta_i$ , $\gamma_i$ , and $\alpha_{i,k}$ . Note that the treatment in (5) can be generalized to an x.5-b/stage pipeline architecture. ## C. Calibration Algorithm and System Architecture As the filter tap values of (5) are unknown a priori, adaptive learning can be applied to obtain them on the fly. This leads to a background calibration approach using a gradient-descent algorithm. As shown in Fig. 2, the output digital codes $(\vec{D})$ from all pipeline stages of an inaccurate, high-speed pipelined ADC is decimated and applied to an LMS adaptive digital filter (ADF); while a slow-and-accurate $\Sigma\Delta$ converter is used Fig. 3. Reverse pipelining of the multistage adaptive digital filter. Fig. 4. Simplified coefficient update diagram for the first pipeline stage. Parameter S is a constant scaling factor. to obtain an accurate version of $D_{in}$ to compare with those procured from the pipeline. An LMS algorithm is used to update the filter coefficients at the sample rate of the $\Sigma\Delta$ converter. The recursive formulation of the adaptive digital filter as explained before is implemented as a reverse pipeline (Fig. 3). The detailed coefficient adaptation scheme is shown in Fig. 4 for the first stage. Note that a sampling clock skew may exist at the front-end between the SHA of the $\Sigma\Delta$ ADC and the pipelined ADC. As long as the resulting sampling error exhibits a symmetrical probability distribution in the long term, the effect is removed by the accumulator of the LMS loop. #### III. CMOS PROTOTYPE DESIGN In the prototype, the reference ADC consists of a SHA followed by a 2-1 MASH $\Sigma\Delta$ ADC [12]. A traditional flipover switched-capacitor S/H architecture with a two-stage amplifier is used. As the calibration performance tends to be limited by the linearity of the reference path instead of noise, extra attention was paid in the SHA and $\Sigma\Delta$ design to ensure an almost 14-bit accuracy. The clock frequencies of the SHA and the $\Sigma\Delta$ ADC are $1/2^{14}$ and $1/2^4$ of that of the pipelined ADC, respectively. The sample rate of the SHA determines the update frequency of the ADF and its convergence time. The pipelined ADC uses a SHA-less 1.5-b front-end stage, followed by 2.5-b stages from stage 2 to 6, and ending in a 3- **12-3-2** 302 Fig. 5. Second-stage residue amplifier and its gain curves. Fig. 6. Die photo of the prototype ADC (3.7mm×4.7mm). b flash stage. Altogether 14 raw bits are collected. Simple cascode pseudo-differential inverters (Fig. 5) are used as residue amplifiers to enable high conversion speed and power efficiency. A similar common-mode feedback/feed-forward circuit as in [13] is devised to set the common-mode levels along the pipeline. The (simulated) open-loop gain curves of the 2nd-stage amplifier are shown in Fig. 5. Relative sizes of the amplifiers are 7:4:1 in stage 1, 2, and 3, respectively. The sampling capacitors of the pipelined ADC and the SHA are 2pF and 0.5pF, respectively. To ensure good matching between the reference and the main signal paths, a replica switched-capacitor S/H structure was used by the SHA to mimic that of the pipeline. This also minimizes the systematic sampling clock skew existent in between the paths. They further share the same analog supply. Clock generation/distribution of the ADC SoC is facilitated by two DLLs producing synchronized multi-phase clocks for the SHA, the $\Sigma\Delta$ and the pipelined ADCs. The analog portion of the prototype was fabricated in a triple-well $0.13\mu m$ digital CMOS process without analog options. Capacitors are implemented using fingered metal capacitor (MOM). A micrograph of the $3.7 mm \times 4.7 mm$ chip is shown in Fig. 6. The LMS ADF is implemented in FPGA. #### IV. MEASURED RESULTS In experiments, the LMS ADF converges within a few seconds after power-up. Nonlinear residue gain errors up to the 5th-order in stage 1 and 2 are calibrated, while only linear gain errors are filtered for the remaining stages. Fig. Fig. 7. Measured ADC spectra for $f_s$ =100MHz, $V_{in}$ =0dBFS, $f_{in}$ =411kHz: (a) before calibration, (b) after calibration. TABLE I EXPERIMENTAL RESULTS | | Before cal. | | |--------------------------------|---------------------|---------| | Process | 0.13μm digital CMOS | | | Supplies: Analog/Digital | 1.35V/1.2V | | | Full-scale Input(pk-pk) | ±0.5V | | | Sampling Rate | 100MHz | | | Chip Area | 3.7mm×4.7mm | | | $\Sigma\Delta$ Power | 10mW | | | SHA + Pip. ADC Power | 332mW | | | Clock Gen. Power (DLLs+Buffer) | 106mW | | | Total Power | 448mW | | | SNDR(411kHz) | 28.1dB | 59.4dB | | SNDR(49MHz) | 29.4dB | 54.8dB | | SFDR(411kHz) | 29.8dB | 67.8dB | | SFDR(49MHz) | 31.7dB | 63.4dB | | HD <sub>3</sub> (411kHz) | -29.8dB | -72.2dB | | HD <sub>3</sub> (49MHz) | -31.7dB | -68.0dB | 7 shows the power spectral density (PSD) of the ADC before (a) and after (b) calibration. The input frequency is 411kHz and the sample rate of the pipelined ADC is 100.12MS/s. Before calibration, the SFDR is limited by HD $_3$ at 29.8dB; after calibration, the HD $_3$ drops to -72.2dB, and the SFDR is limited to 67.8dB by a spur at $f_s/2$ . The SNDR improves from 28.1dB to 59.4dB before and after calibration, respectively. The results of a similar experiment performed on a 49MHz input are plotted in Fig. 8, wherein the SNDR improves from 29.4dB to 54.8dB and the SFDR improves from 31.7dB to 63.4dB. Fig. 9 plots the measured SNDR vs. the sampling frequency with a 10MHz input. Fig. 10 shows the measured SNDR and SFDR vs. the input frequency. Table I summarizes the measured performance of the prototype. **12-3-3** 303 Fig. 8. Measured ADC spectra for $f_s$ =100MHz, $V_{in}$ =0dBFS, $f_{in}$ =49MHz: (a) before calibration, (b) after calibration. Fig. 9. Measured SNDR versus $f_s$ with 10MHz input. # V. CONCLUSION A fully digital, adaptive, background calibration algorithm, capable of correcting linear as well as nonlinear residue gain errors in pipelined ADCs, has been reported. The technique allows the use of power-efficient, broadband, and low-gain cascode inverters as precision residue amplifiers. Experimental results show that the calibration improves the SNDR and SFDR of the prototype ADC by >25dB across the Nyquist band at a sample rate of 100MS/s. ### ACKNOWLEDGMENT The authors would like to acknowledge the contributions of the students, especially D. Stepanovic, faculty, and sponsors of the Berkeley Wireless Research Center, funding support from the National Science Foundation Infrastructure Grant No. 0403427, wafer fabrication donation of STMicroelectronics, and the support of the Center for Circuit & System Solutions (C2S2) Focus Center, one of the five research centers funded under the Focus Center Research Program, a Semiconductor Research Corporation program. Fig. 10. Measured performance at 100MS/s: (a) SNDR, (b) SFDR. #### REFERENCES - E. Siragusa and I. Galton, "A digitally enhanced 1.8-V 15-bit 40-MSample/s CMOS pipelined ADC," *Journal of Solid-State Circuits*, vol. 39, pp. 2126-2138, Dec. 2004. - [2] H.-C. Liu, Z.-M. Lee, and J.-T. Wu, "A 15 b 20 MS/s CMOS pipelined ADC with digital background calibration," *International Solid-State Circuits Conference*, 2004, pp. 454-455, 539. - [3] K. Nair and R. Harjani, "A 96 dB SFDR 50 MS/s digitally enhanced CMOS pipeline A/D converter," *International Solid-State Circuits Conference*, 2004, pp. 456-457, 539. - [4] S.-T. Ryu, S. Ray, B.-S. Song, G.-H. Cho, and K. Bacrania, "A 14 b-linear capacitor self-trimming pipelined ADC," *International Solid-State Circuits Conference*, 2004, pp. 464-465, 540. - [5] B. Murmann and B.E. Boser, "A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification," *Journal of Solid-State Circuits*, vol.38, pp. 2040-2050, Dec. 2003. - [6] C. R. Grace, P. J. Hurst, and S. H. Lewis, "A 12 b 80 MS/s pipelined ADC with bootstrapped digital calibration," *International Solid-State Circuits Conference*, 2004, pp. 460-461, 539. - [7] A. Panigada and I. Galton, "Digital background correction of harmonic distortion in pipelined ADCs," *Transactions on Circuits and Systems I: Regular Papers*, vol. 53, pp. 1885-1895, Sept. 2006. - [8] X. Wang, P. J. Hurst, and S. H. Lewis, "A 12-bit 20-MS/s pipelined ADC with nested digital background calibration," *Custom Integrated Circuits Conference*, 2003, pp. 409-412. - [9] Y. Chiu, C. W. Tsang, B. Nikolic, and P. R. Gray, "Least mean square adaptive digital background calibration of pipelined analog-to-digital converters," *Transactions on Circuits and Systems I: Regular Papers*, vol. 51, pp. 38-46, Jan. 2004. - [10] J. McNeill, M.C.W. Coln, B. J. Larivee, ""Split ADC" architecture for deterministic digital background calibration of a 16-bit 1-MS/s ADC," *Journal of Solid-State Circuits*, vol. 40, pp. 2437-2445, Dec. 2005. - [11] Y. Chiu, "An adaptive filtering platform for digitally calibrated A/D conversion," Berkeley Wireless Research Center (BWRC) retreat presentation, Jan. 2004. - [12] C. Tsang, Y. Chiu, B. Nikolic, "A 1.2V, 10.8mW, 500kHz Sigma-Delta Modulator with 84dB SNDR and 96dB SFDR," Symposium on VLSI Circuits, 2006, pp.162-163. - [13] Y. Chiu, P. R. Gray, and B. Nikolic, "A 14-b 12-MS/s CMOS pipeline ADC with over 100-dB SFDR," *Journal of Solid-State Circuits*, vol. 39, pp. 2139-2151, Dec. 2004. **12-3-4** 304