## EECS140 Final Fall 2019

Name\_\_\_\_\_

SID\_\_\_\_

- 1. [8] The I-V curves below are from an Indium Gallium Zinc Oxide transistor used in flat panel display TVs.
  - a. Estimate  $g_m$  when  $V_{GS}$ = 10V and  $V_{DS}$ = 10V. Write down what  $\Delta I$  and  $\Delta V$  you are using for your calculation.
  - b. Estimate  $g_0=1/r_0$  under the same conditions. Draw the line that you are using to estimate  $g_0$ .
  - c. Calculate the intrinsic gain from parts a and b
  - d. If  $I_{DS}$ =10nA when  $V_{GS}$ =2V, estimate the sub-threshold slope.

| Score |
|-------|
| /10   |
| /20   |
| /16   |
| /15   |
| /20   |
| /8    |
| /15   |
| /14   |
| /10   |
| /15   |
| /22   |
| /165  |
|       |



(Li et al, "High-speed dual-gate a-IGZO TFT-based circuits ...", 2014)



- 2. [10] For the current mirror shown here,
  - a. Draw the small signal model of the circuit, assuming that the amplifier is an ideal op-amp with a large positive gain A, and that  $V_{ref}$  is a constant voltage.

- b. What is the minimum value of Vref for which transistor M1 will remain in saturation? If we compare this circuit to a typical simple current mirror, which has a lower minimum input voltage? Why?
- c. Write an expression for the small-signal input impedance of the current mirror. How does that compare to a simple current mirror?
- d. Write an expression for the output impedance of the current mirror
- 3. [10] You are designing a single-stage CMOS op-amp to be used in feedback to achieve a gain of 5. The gain must be accurate to 1% from DC to 1 Mrad/s (including any 3dB losses). The load is a 10pF capacitor. You are restricted to biasing your transistors with overdrives between 100mV and 1V, and they look reasonably quadratic in that range.
  - a. What is the minimum open-loop gain and dominant pole location of the op-amp?
  - b. What is the minimum unity gain frequency of the op-amp?
  - c. What is the minimum transconductance of the input transistors?
  - d. What is the minimum current in each of the input transistors?

- 4. [16] For the figure below you may assume that the switches and op-amp are ideal.  $\phi_1$  and  $\phi_2$  are non-overlapping clocks. Assume all of your capacitors are initially discharged.
  - a. After the first round of  $\phi_1$  and  $\phi_2$  (we'll call it cycle 0), what is the charge,  $Q_F[0]$ , on the right side of  $C_F$  in terms of that cycle's input,  $V_{IN}[0]$ ?
  - b. What is the corresponding voltage, V<sub>OUT</sub>[0]?
  - c. Now the input voltage has changed to  $V_{IN}[1]$ . What is the charge  $Q_F[1]$  on the right side of  $C_F$  after the next cycle in terms of  $Q_F[0]$  and  $V_{IN}[1]$ ?
  - d. Write an expression for  $V_{OUT}[n]$ , the output voltage after n cycles.
  - e. What do we call this kind of circuit?

Same circuit, different types of questions:

- f. During  $\phi_2$  what is the feedback factor for the amplifier?
- g. During  $\phi_2$  what is the total capacitance at the output of the amplifier?
- h. If there is parasitic capacitance Cp on node V-, does that change the feedback factor during  $\phi_2$ , and if so what is the new feedback factor?



- 5. [15] Given the cascode amplifier below,  $g_m=1ms$  and  $r_o=10k$ .  $C_L=2pF$ ,  $C_{gs}=100fF$  and you may assume that all other capacitors are zero. The current source has an output impedance of 1M.
  - a. On the next page, plot the magnitude of the output impedance,  $Z_{\text{out}}$  , vs. frequency. LABEL AXES CLEARLY
  - b. What is the output pole frequency?
  - c. What is the low frequency impedance seen looking into the source of M2?
  - d. What is the low frequency gain from  $V_{in}$  to the drain of M1?
  - e. What is the low frequency input capacitance if  $C_{gd}=20$  fF?
  - f. Plot the magnitude of the impedance looking into the source of M2,  $Z_{S2}$ , vs. frequency. LABEL AXES CLEARLY
  - g. What is the second pole frequency?

Magnitude of Zout

## Magnitude of Z<sub>82</sub>

| 1 |  |  |  |  |  |  |
|---|--|--|--|--|--|--|





- [20] For the figure below, Vtn=-Vtp=1V. The overdrive voltage on M5 and M7 is 100 mV. You may ignore body effect, and assume that the devices all look quadratic.
  - a. Assuming lambda=0, estimate the currents in on the transistors in the table below
  - b. Assuming lambda=0, estimate the bias voltages on the gates of the transistors in the table below The square root of 20 is approximately 4.5

|                | M1 | M3 | M5    | M7    | M9 | M11 | M16 | M17 |
|----------------|----|----|-------|-------|----|-----|-----|-----|
| ID             |    |    | 200uA | 200uA |    |     |     |     |
|                |    |    |       |       |    |     |     |     |
| V <sub>G</sub> | 3V |    |       |       |    |     |     |     |
|                |    |    |       |       |    |     |     |     |

c. Estimate the input common mode range (give a voltage for each)

V<sub>icm, min</sub> =

V<sub>icm, max</sub> =

d. Estimate the output swing for which all transistors will remain in saturation



6.

For the following problems related to the project, you will be working in a CMOS process with  $\mu_n C_{ox} = 200 \text{uA/V}^2$ ,  $\mu_p C_{ox} = 100 \text{uA/V}^2$ ,  $V_{tn} = -V_{tp} = 0.5 \text{V}$  and  $\lambda = 1/(10 \text{V}) (1 \text{um/L})$  with  $W_{\text{min}} = L_{\text{min}} = 1 \text{um}$ . Note that this is NOT the same process as you used for your project this semester. The supply is 2 alkaline cells, so  $V_{\text{bat}} = 1.6..32 \text{V}$ 

You will design parts of the following analog blocks

- A low voltage bandgap reference
- an analog regulator with an output of 1.25 V
- an ADC reference voltage of 1V
- a digital regulator with an output of 1.5 V
- a 2-input analog multplexor with a single control bit
- a programmable gain amplifier with one gain select bit, and a gain of either 1 or 5
- a 10 bit switched capacitor ADC. The ADC has an input range from 0-1V. This is less than V<sub>DDA</sub>.

op-amp topologies for parts "b" below: N or P input; 5 transistor, current mirror, 2 stage, folded cascode

7. [8] To get started, carefully sketch the drain current vs. drain voltage for an NMOS transistor with W/L=10u/1u,  $V_{GS}=0.7V$ , from  $V_{DS}=0$  to 1V. Label the axes. Label the transition from triode to saturation.



8. Low-voltage Bandgap [added during final: N=7,  $ln(7) \sim = 2$ , temp co of the diode -2 mV/K



For the above circuit, assume that the op-amp is high gain and the transistors are identical with high output impedance

- a) Explain why (prove) the three currents labeled " $I_1+I_2$ " must be equal, why the two currents labeled  $I_2$  must be equal, and why the two currents labeled  $I_1$  must be equal.
- b) What is the voltage across  $R_1$ ?
- c) Write expressions for I<sub>1</sub> and I<sub>2</sub> in terms of V<sub>eb2</sub> (the right diode voltage), V<sub>th</sub> (thermal voltage), R1, N, and R2.
- d) For  $I_1$  and  $I_2$ , which one is PTAT, which one has a negative temperature coefficient?
- e) Put it all together: Find the equation for V<sub>ref</sub>!
- f) Roughly what should the ratio between  $R_1$  and  $R_2$  be to get zero temperature coefficient on  $V_{ref}$ ? Write one as an integer times the other.
- g) Roughly what should the ratio between  $R_2$  and  $R_3$  be to get  $V_{ref}=0.6$  V? Write one as an integer times the other.
- h) Give the minimum required supply voltage for this circuit if the mirror transistors have a  $V_{ov}$  of 200mV and  $V_{eb2} = 0.65$ V.

- 9. Regulators. You decide not to use the fancy low-voltage bandgap, and go back to a traditional one.
  - a. [9] draw the schematic for the analog regulator (1.25V), digital regulator (1.5V), and ADC reference regulator (1V) using op-amp symbols, assuming that the bandgap is producing  $V_{BG}$ =1.25V. If you use resistors, clearly indicate what their ratios should be.

- b. [5] for the digital regulator op-amp:i. what is the common mode input?
  - ii. what is the output swing needed?
  - iii. what is the voltage supply?
  - iv. which topologies will NOT work, and why?

- 10. 2-input MUX. Inputs will be between 0 and 1V (not 0 and  $V_{DDA}$ )
  - a. [4] draw the schematic of the transistor implementation. Label W/L values. Assume that the control bit is in the analog power domain (0, VDDA). If you need a digital logic cell, draw the transistors schematic.

- b. [2] estimate the MUX "on" resistance for an input near 0V (I want an answer in Ohms, not a formula)
- c. [4] The MUX, with one input at 0V and one input at 0.5V, is driving a 1pF capacitor. Carefully sketch the voltage waveform when the input to the MUX select switches from the 0.5V input to the 0V input. Label the axes. Label the times when the settling accuracy is at 95%, and 99.9%

| • | : | : | : | : | : | : | : | ÷ | : | : |
|---|---|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |

## 11. Gain of 1 or 5 PGA

a. [10] draw the schematic using an op-amp symbol, transistors, and capacitors. Assume that the gain control bit G and two non-overlapping clock phases  $\phi_1$  and  $\phi_2$  are in the analog power domain (0, V<sub>DDA</sub>). If you need a digital gate, draw the schematic using transistors.

b. [5] for the op-amp:

- i. what is the common mode input?
- ii. what is the output swing needed?
- iii. what is the voltage supply
- iv. which topologies will NOT work, and why?

- 12. ADC. Vin=0 to 1V. The reference voltage is 1V. The analog supply is 1.25 V.
  - a. [10] draw a schematic of the ADC using an op-amp symbol for the comparator, and transistors and capacitors. Don't draw anything for bits 1 through 8, but do draw bits 0 and 9. Assume that there is a 10 bit digital SAR controller supplied to you.

- b. [2] if the unit capacitance is 2 fF, what is the total input capacitance of the ADC?
- c. [10] sketch the waveforms for the first two bit decisions (b9 and b8) for an input of 0.4V. Specifically, sketch LD, b9 and b8 on the lower axes, and both V+ and V- of the comparator on the upper axes. Clock edges correspond to the vertical dotted lines. LD goes high on the second rising edge.

|    | <br> | <br> | <br> | <br> |   | <br>         | 1.2 V |
|----|------|------|------|------|---|--------------|-------|
|    |      | <br> | <br> |      |   | <br>         | 1.0 V |
| V+ |      |      |      |      |   |              | 0.8 V |
| V- |      |      |      |      |   |              | 0.6 V |
|    |      |      |      |      |   |              | 0.4 V |
|    |      |      |      |      |   |              | 0 2 V |
|    |      |      |      |      | - |              | 0.2 V |
|    |      |      |      |      |   |              |       |
| LD |      |      |      | <br> |   |              |       |
| b9 |      |      |      |      |   |              |       |
| b8 | <br> | <br> | <br> | <br> |   | <br><u>.</u> |       |