# **2022 IEEE TCCA Young Computer Architect Award**

Yakun Sophia Shao ysshao@berkeley.edu Electrical Engineering and Computer Sciences



### **Domain-Specific Accelerators**

• Specialized hardware designed for a domain of applications.





### **Research Theme**: Enable **energy-efficient** computing with **specialized hardware**, while improving **flexibility** and **design productivity**.

## **Modeling Accelerators**







Michael Lyons

- "We are unable to evaluate systems with multiple accelerator stores *due to the difficulty of obtaining a large number of distinct accelerators*."
- Back in 2009, the architecture community still largely focused on **multicore architecture**.
- There was no standard modeling and simulation flow for accelerators.



### Aladdin: A Power-Performance Simulator for Hardware Accelerators





Aladdin [ISCA'2014, Top Picks] (<u>https://github.com/harvard-acc/aladdin</u>)

- WIICA [ISPASS'2013] (<u>https://github.com/ysshao/WIICA</u>)
- MachSuite [IISWC'2014] (<u>https://github.com/breagen/MachSuite</u>)
- gem5-Aladdin [MICRO'2016] (https://github.com/harvard-acc/gem5-aladdin)
- Timeloop [ISPASS'2019] (<u>https://github.com/NVIabs/timeloop</u>)





## **Designing Accelerators**



#### Machine Learning Arxiv Papers per Year

- ML Arxiv Papers - Moore's Law growth rate (2x/2 years)







Jason Clemons

Rangha Venkatesan Brian Zimmer

How can we deliver **scalable** ML performance with **chiplet-based** architecture?

### SIMBA: SCALABLE MCM-BASED ARCHITECTURE

Simba Package and Chiplet

#### Package and chiplet spec 6mm^2 chiplet in TSMC 16nm 36 chiplets/package Chip-to-chip interconnect Ground-Referenced Signaling Efficient compute tiles 128 TOPS

0.11 pJ/Op 8-bit integer datapath



#### Architecture

Simba [MICRO'2019, Best Paper Award, CACM Research Highlight]
Circuit

23MB/package

• RC18 [VLSI'2019, JSSC'2020 Best Paper Award]

### Methodology

MAGNet [HotChips'2019, ICCAD'2019] (<u>https://github.com/NVlabs/matchlib</u>)

### **Integrating Accelerators**















How can we better support system-level integration and programming of accelerators?

- Gemmini [DAC'2021, Best Paper Award]
  - <u>https://github.com/ucb-bar/gemmini</u>
- CoSA [ISCA'2021]
  - https://github.com/ucb-bar/cosa

Hasan Genc

Jenny Huang

5

## Thank you!





David Brooks



Gu-Yeon Wei



Harvard VLSI-Arch Group



Lieven Eeckhout





Bill Dally



Joel Emer



Brucek Khailany



Steve Keckler









Krste Asanovic



David Patterson







UC Berkeley ADEPT/SLICE Lab

